Soni, Deepraj

Hardware architectures for post-quantum digital signature schemes - Cham : Springer, 2021 - xxii, 170 p. ; ill., 25 cm.

Includes bibliographical references and index.

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

9783030576813


Computer algorithms
Quantum computing
Area overhead
Baseline implementation
Dynamic memory allocation
Hash function
Loop unrolling
Secret key
Signature verification
Unrolling and loop

005.133 / SON

Powered by Koha