Normal view MARC view ISBD view

Hardware architectures for post-quantum digital signature schemes

By: Soni, Deepraj.
Contributor(s): Basu, Kanad | Nabeel, Mohammed | Aaraj, Najwa | Manzano, Marc | Karri, Ramesh.
Publisher: Cham : Springer, 2021Description: xxii, 170 p. ; ill., 25 cm.ISBN: 9783030576813.Subject(s): Computer algorithms | Microprocessors | Quantum computingDDC classification: 005.133 Summary: This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.
Tags from this library: No tags from this library for this title. Log in to add tags.

Includes bibliographical references and index.

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

There are no comments for this item.

Log in to your account to post a comment.

Powered by Koha